Paper
30 July 2002 Novel strategy for wafer-induced shift (WIS)
Author Affiliations +
Abstract
Alignment error that originates in the actual wafer process is one of the factors that deteriorates total overlay accuracy. This error is known as wafer induced shift (WIS). WIS occurs through a change of alignment mark topography during the actual wafer processing. To reduce this error, we propose a tool that will simulate an alignment offset generated by WIS. We have called this tool the Alignment Offset Analyzer. The Alignment Offset Analyzer consists of a profiler for measuring the alignment mark topography and a simulator that simulates the alignment offset. By using the Alignment Offset Analyzer, we simulate the alignment signals from a Tungsten chemical mechanical polishing (CMP) wafer. The simulated alignment signals have an asymmetric shape due to the wafer processing. With these signals, the alignment offset caused by WIS can be estimated prior to the exposure sequence.
© (2002) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Koichi Sentoku, Takahiro Matsumoto, and Hideki Ina "Novel strategy for wafer-induced shift (WIS)", Proc. SPIE 4691, Optical Microlithography XV, (30 July 2002); https://doi.org/10.1117/12.474477
Lens.org Logo
CITATIONS
Cited by 2 scholarly publications and 2 patents.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Optical alignment

Semiconducting wafers

Chemical analysis

Chemical mechanical planarization

Error analysis

Overlay metrology

Signal processing

RELATED CONTENT


Back to Top